Loading...
Search for: frequency-control-loops
0.01 seconds

    Low-power analogue phase interpolator based clock and data recovery with high-frequency tolerance

    , Article IET Circuits, Devices and Systems ; Volume 2, Issue 5 , 2008 , Pages 409-421 ; 1751858X (ISSN) Sakian, P ; Saffari, M ; Atarodi, M ; Tajalli, A ; Sharif University of Technology
    2008
    Abstract
    A low-power delay-locked loop (DLL)-based clock and data recovery (CDR) circuit with a high-frequency tolerance is presented. The design of DLL clock generator is based on an analytical approach to satisfy the jitter requirements of the system. Meanwhile, a novel analogue phase interpolator (PI) has been employed for fine delay adjustment of the recovered clock. Using a charge-pump-based PI, it is possible to simplify the control circuit considerably and hence reduce the system power consumption. To improve the frequency-tracking ability of the system, a frequency control loop is also added to the proposed CDR system. Designed in conventional 0.18 μm CMOS technology and operating in 10 Gbps...