Loading...
Search for:
shahin--keyvan
0.163 seconds
Energy and Economic Analysis of Vertical Farms Considering Solar Energy Utilization and CO2 Enrichment
, M.Sc. Thesis Sharif University of Technology ; Roshandel, Ramin (Supervisor)
Abstract
Given the growth of the world's population along with the increase in the percentage of urban population by 2050, the way of responding to food consumption will change in the future. Controlled Environment Agriculture will largely account for future food supply. Vertical Farming is one of these systems. But despite the efficiency of these systems in terms of land and water and also not being affected by weather conditions, the main challenge in these systems is the consumption of energy use per unit of crop production. The cost of energy is about 25 to 40 percent of the total costs. The purpose of this study is to develop an integrated dynamic model for the determination of vertical farm...
Multi-Criteria Appraisal of Regular Bus, Bus Rapid Transit and Metro in Tehran
, M.Sc. Thesis Sharif University of Technology ; Vaziri, Manuchehr (Supervisor)
Abstract
Viewpoints of various interest groups should be addressed in any public service appraisal. Urban public transportation development and services have diverse impacts on users, operators and the community. The impacts can be characterized by a wide range of perspectives including: efficiency, effectiveness, efficacy, economic, social and environmental dimensions. Deployment of quantitative techniques, such as multicriteria decision making methods, would facilitate such a multidimensional analysis and appraisal. The objective of the study summarized herein was to shed some light on the perceived attributes pertinent to the Tehran regular transit service appraisal. The major services include...
Effect of predeformation and heat treatment conditions in the SIMA process on microstructural and mechanical properties of A319 aluminum alloy
, Article Journal of Alloys and Compounds ; Volume 468, Issue 1-2 , 2009 , Pages 130-135 ; 09258388 (ISSN) ; Khalifehzadeh, R ; Keyvan, H ; Khomamizadeh, F ; Sharif University of Technology
2009
Abstract
In this study the influences of predeformation and heat treatment conditions on stress-induced melt activating process (SIMA) of A319 aluminum alloy were investigated. At 30% of predeformation a dominant globular structure of grains was obtained. However, further increasing of the predeformation rate considerably reduced the shape factor. The holding time of 10-15 min at semi-solid temperature of 580 °C was suggested in order to prevent grain growth. Coarsening of the grains by excess time or temperature of heat treatment reduced the tensile strength of the alloy. © 2008 Elsevier B.V. All rights reserved
Durability Evaluation and Health Monitoring of Microcracked Slag-Based Geopolymer Concrete Due to Step by Step Pressure Loading
, M.Sc. Thesis Sharif University of Technology ; Ghaemian, Mohsen (Supervisor) ; Toufigh, Vahab (Co-Supervisor)
Abstract
The goal of this research is to study the effect of local microcracking due to step by step pressure loading on the durability properties of geopolymer concrete. To better understand the behavior of GGBS-based GPC under different pressure stress levels, some experiments such as water permeability and water absorption conducted on the samples at each state of damage. Also, non-destructive tests such as ultrasonic waveform and pulse velocity (UPV) was used to quantify the extent of damage at each step. GGBFS and a blend of sodium silicate solution and 10 molar sodium hydroxide solution with SSSH⁄ ratio of 2 were used for production of GPC samples. GPC, OGPC and OPC samples with water to binder...
The Universality Classes of the KPZ Equation
, M.Sc. Thesis Sharif University of Technology ; Rouhani, Shahin (Supervisor)
Abstract
Kardar-Parisi-Zhang (KPZ) equation was first proposed as a model to explain surface growth. This equation is very similar to Edwards-Wilkinson (EW) equation that is used to study scaling phenomena in non-equilibrium systems and phase transition. Although EW’s universality classes have been known well, it still remains a problem for KPZ. In the present thesis, in addition to a general review on surface growth models and a study on properties of rough surfaces, we study the physics of the KPZ model and the other related physical models. Also, using numerical results (like SLE method), renormalization group results and simulation, we study the dynamic and roughness exponents (α, z), and the...
Power Reduction Through Efficient Serial Transmission in NoCs
, M.Sc. Thesis Sharif University of Technology ; Hessabi, Shahin (Supervisor)
Abstract
With progress in integrated circuits technology, on chip systems have become operational, and after that, onchip network are as solutions to improve onchip connections and also its scalability. With improving technology, the number of cores on chips can be more, that it causes increasing importance of produced problems by parallel links. Serial links are one of the methods to decrease these problems. Serial links have some advantages in compare with parallel links in some aspects like: clock pulse skew, cross talk, area cost, difficulties in wiring and synchronizing clock pulse signals. But any way, problems such as high operational frequency and complicated serializer and deserializer...
Reducing Power Consumption in NoCs Through Adaptive Data Encoding
, M.Sc. Thesis Sharif University of Technology ; Hessabi, Shahin (Supervisor)
Abstract
Recent advances in VLSI technology have led to integrate a few billion transistors on a chip. Systems on Chip provide solutions to the design problems of these systems. As technology scales down to deep sub-micron dimensions, the delay and power consumption of global interconnects become the major bottleneck in SoC design. Networks on Chip (NoCs) have been proposed as an efficient, scalable, modular and reliable solution to provide on chip communication in large VLSI design. The market trend to mobile digital systems and battery-powered devices add power as a new dimension to VLSI design space in addition to speed and area. Interconnect wires dissipate a significant fraction of power...
Hierarchical Optical Network-on-Chip Based on Hypercube Topology
, M.Sc. Thesis Sharif University of Technology ; Hesabi, Shahin (Supervisor)
Abstract
According to prediction of ITRS, power consumption and bandwidth of processors' interconnection, will be the most major bottleneck of the System-on- Chips (SoCs) in the future. Therefore, in MultiProcessor System-on-Chip (MPSoC) architectures, the design constraints will be altered from "Computational Constraints" to "Communicational Constraints". There are three kinds of communications in the surface of the chip: Global, median and local. The main difference between global and local connections is that the length of latter one will be changed with technology. In other words, it is scalable like processor's elements while the length of global connections is practically constant. Even though...
Modified WK-Recursive Topology for an Optical Network-on-Chip
, M.Sc. Thesis Sharif University of Technology ; Hesabi, Shahin (Supervisor)
Abstract
Nowadays, a large proportion of the power consumption in high-performance multi-processor architectures on chip belongs to connections. Reducing power consumption while maintaining high efficiency in these architectures is one of the main concerns. Networks on Chip (NoC) originally were introduced to improve efficiency, but now, given the importance of power, we must provide some solutions to reduce power consumption, and delay in NOCs. Connections in chip can be divided into three categories: global, intermediate and local, while the length of global connections is almost constant in different scales, local connections are scalable. As a result improving efficiency of a small number of...
AdS3/CFT2 In The Presence of N=1 Supergravity
, M.Sc. Thesis Sharif University of Technology ; Rouhani, Shahin (Supervisor)
Abstract
Brown and Henneaux showed that asymptotic symmetries of asymptotically form a conformal group in two dimensions [1]. Also they could derive classical central charge of theory. Fourteen years later, Maldacena, conjectured that this Holographic correspondence could be true for a specific theory a simplified chromodynamics in the boundary of ), this holographic theory attracted physicist communitee's attention. Many physicists tried to make this conjecture more precise. It is worth to say that, no example of holographic correspondence has been completely proven, till now, Because of the difficulty of the calculation. However these days we consider Madacena conjectrure in any arbitrary...
Analysis of Off-Critical Percolation Clusters by Schramm-Loewner Evolution
, M.Sc. Thesis Sharif University of Technology ; Rouhani, Shahin (Supervisor)
Abstract
Recently, a new tool in the study of two-dimensional continuous phase transition was provided by Schramm-Loewner evolution. The main part of SLE is a conformal map which relates growth process of a two-dimensional simple curve to one-dimensional motion on the real axis (so-called Loewner driving function). Time evolution of this map and Loewner driving function is connected via the Loewner differential equation. It turns out that for a certain class of stochastic and conformally invariant curves in two dimensions, the driving function shows Brownian motion in one dimension. Strength point of SLE comes from this fact that all the geometrical properties of such curves is described through a...
Architecture of Reconfigurable Optical Network-on-Chip
, M.Sc. Thesis Sharif University of Technology ; Hesabi, Shahin (Supervisor)
Abstract
According to power limitation on a chip and the need to simultaneously access high utilization and low power consumption, Multi-Processor System-on-Chip (MPSoC) architectures have been introduced. The major part of power consumption in a network on chip belongs to interconnects. One of the most important issues is to decrease power consumption while maintaining high utilization. The ability of optical interconnects in decreasing power consumption and increasing utilization has introduced a new architecture called optical network on chip. This architecture uses the benefits of optical signals and elements in order to transfer data. In this thesis, we introduce a new architecture with...
Energy Efficient Concurrent Test of Switches and Links for Networks-On-Chip
, M.Sc. Thesis Sharif University of Technology ; Hessabi, Shahin (Supervisor)
Abstract
Nowadays by increasing the number of processing cores in system-on-chip, using networks-on-chip, as an optimized interconnection foundation for transferring data between processing cores is inevitable .Based on this, the necessity of designing and implementing an optimized structure for testing network-on-chip, considering various overheads such as power consumption, latency, bandwidth and area, becomes an important issue in designing network-on-chip. The purpose of this project is to design an optimized structure for testing routers and connecting links in network, which considers power consumption overhead, latency and area overhead on one hand, and fault coverage on the other hand....
The Watershed Model and Schramm-loewner Evolution
, Ph.D. Dissertation Sharif University of Technology ; Rouhani, Shahin (Supervisor)
Abstract
Schramm Loewner evolution (SLE) is a one-parameter family of random simple curves in the complex plane introduced by Schramm in 1999 which is believed to describe the scaling limit of a variety of domain interfaces at criticality. This thesis is concerned with statistical properties of watersheds dividing drainage basins. The fractal dimension of this model is 1.22 which is consistent with the known fractal dimension for several important models such as Invasion percolation and minimum spanning trees (MST). We present numerical evidences that in the scaling limit this model are SLE curves with =1.73, being the only known physical example of an
SLE with <2. This lies outside the...
SLE with <2. This lies outside the...
High Speed CDMA Communication in Optical Network on Chip
, M.Sc. Thesis Sharif University of Technology ; Hesabi, Shahin (Supervisor)
Abstract
As the number of processing cores on a single chip continues to grow, the need for a high band width, low power communication structure, will be the most important requirements of next generation chip multiprocessors. Today, a major part of power consumption in multi core architectures belongs to interconnects. Due to these facts, reducing consuming power, as well as supporting high performance, is concerned in these architectures. The concept of “network-on-chip” emerged to improve the performance of CMPs. But now a day, considering the circumstances of power budges, it’s incapable of presenting new strategies to decrease consuming power and delay. However, optical interconnects have the...
Design and Implementation of a 2x2 LTE Channel Simulator
, M.Sc. Thesis Sharif University of Technology ; Shabany, Mahdi (Supervisor)
Abstract
In this thesis, a hardware is designed and implemented for testing the perfoemance of MIMO communication systems in LTE standard using SCM channel model. This hardware can be used for measuring the BER of 2x2 wireless systems. This hardware is the first channel emulator, with hardware implementation which is using SCM channel model and implementation of a similar one has not been reported.In addition to the implementation of the mentioned channel emulator, a new approach is used for implementing a Gaussian variate generator (GVG) which is implemented on both FPGA and ASIC and shows better characteristics in comparison with the works done in the past. ASIC implementation of this part is done...
Hardware Trojan Detection: A Size-Aware Approach
, M.Sc. Thesis Sharif University of Technology ; Hesabi, Shahin (Supervisor)
Abstract
With constant increase in the rate of VLSI circuits manufactured in sites separate from the designers and computer architects, global concern regarding the possibility of integration of malware by the manufacturing foundries has arisen. Particularly, one main issue that affects reliability of the chips is modifications or additions with malicious intention,known as Hardware Trojans, which are easily applicable during design and manufacturing phase of chips. There has been an increasing fraud in chip-set manufacturing. Hardware Trojans may leak confidential information outside the chip, to the attacker, may alter the function of circuit, or completely fail a system. Hence search for new...
A Scan Chain-Based Aging Monitoring Scheme for Detection of Recycled Chips
, M.Sc. Thesis Sharif University of Technology ; Hesabi, Shahin (Supervisor)
Abstract
Today's latest technology integrated circuits are manufactured for a wide range of applications. With the constant increase in the usage rate of integrated circuits, designing a high reliable system is of utmost importance. The avoidance of counterfeit components is a major challenge of hardware security and trust. Counterfeit components cause lower performance and reduced life span. They are of great concern to the manufacturers and consumers of electronic systems, impacting the security and reliability of these systems. If these parts end up in critical applications like medical systems, satellites, aerospace, or power plants, the results could be catastrophic. So far, there are different...
A Scheme for Counterfeit Chip Detection Using Scan Chain
, M.Sc. Thesis Sharif University of Technology ; Hesabi, Shahin (Supervisor)
Abstract
With constant increase in the rate of VLSI circuits manufactured in sites separate from the designers and computer architects, global concern regarding the possibility of integration of malware by the manufacturing foundries has arisen. Particularly, one main issue that affects relability of the chips is modifications or additions with malicious intension, known as Harware Trojans, which are easily applicable during design and manufacturing phase of chip. This study intends to introduce a model based on the scan chain, a method is provided for intellectual property protection. Currently available IP protection solutions are usually limited to protect single FPGA configurations and require...
An Efficient Hardware Trojan Detector Using On-chip Ring Oscillator
, M.Sc. Thesis Sharif University of Technology ; Hesabi, Shahin (Supervisor)
Abstract
Nowadays integrated circuits are extremely vulnerable to hardware trojans (HT). Hardware trojans can be injected into the ICs in design or fabricate phase, and damage system’s functionality or security. In this thesis, we first describe hardware trojan definition, classification and types of HTs, negative effects, detection ways and analysis of them. Then we propose a new solution in order to solve the negative points of previous methods