Loading...
An efficient synchronization circuit in multi-rate SDH networks
Zare, M ; Sharif University of Technology
312
Viewed
- Type of Document: Article
- DOI: 10.1007/s13369-014-0957-2
- Abstract:
- Single-rate synchronous digital hierarchy (SDH) networks contain one master block and several slave blocks and the slaves will synchronize themselves by the master clock frequency. However, the clock frequencies of master and slaves are different in multi-rate SDH networks and hence, the slaves require a synchronization circuit to match their clock frequencies with the master clock frequency. This research presents an efficient synchronization circuit for such networks. The proposed circuit occupies smaller area than the prior circuit and requires no clock alignment for its implementation. The circuit constraints are described and the maximum clock frequencies of master and slaves are formulated. The synthetic benchmarks illustrate the circuit accuracy in various clock frequencies and show an average 51.7 % reduction on the area of synchronization circuit and an average 4.8 % reduction on the area of total system. The timing analyses of the circuit show maximum 277 and 126 MHz for master and slaves, respectively
- Keywords:
- Multi-rate ; SYNC clock ; Synchronization ; Synchronous digital hierarchy
- Source: Arabian Journal for Science and Engineering ; Volume 39, Issue 4 , April , 2014 , Pages 3101-3109 ; ISSN: 13198025
- URL: http://link.springer.com/article/10.1007%2Fs13369-014-0957-2