Loading...

Soft error rate estimation for combinational logic in presence of single event multiple transients

Rajaei, R ; Sharif University of Technology

494 Viewed
  1. Type of Document: Article
  2. DOI: 10.1142/S0218126614500911
  3. Abstract:
  4. Fast and accurate estimation of soft error rate in VLSI circuits is an essential step in a soft error tolerant ASIC design. In order to have a cost effective protection against radiation effects in combinational logics, an accurate and fast method for identification of most susceptive gates and paths is needed. In this paper, an efficient, fast and accurate method for soft error propagation probability (SEPP) estimation is presented and its performance is evaluated. This method takes into account all three masking factors in multi cycles. It also considers multiple event transients as a new challenge in soft error tolerant VLSI circuit design. Compared with Monte Carlo (MC) simulation-based fault injection method, our SEPP estimation method has a high level of accuracy (with less than 2% difference) while offering 1000× speedup as compared with MC-based simulation
  5. Keywords:
  6. Multiple event transient ; Single event multiple transient ; Single event multiple upset ; Single event transient ; Single event upset ; Soft error ; Error analysis ; Integrated circuits ; Microprocessor chips ; Monte Carlo methods ; Transients ; VLSI circuits ; Multiple events ; Single event ; Single event transients ; Single event upsets ; Single-event multiple-upset ; Radiation hardening
  7. Source: Journal of Circuits, Systems and Computers ; Vol. 23, issue. 6 , 2014
  8. URL: http://www.worldscientific.com/doi/abs/10.1142/S0218126614500911?queryID=20%2F1264829