Loading...

A novel overlap-based logic cell: An efficient implementation of flip-flops with embedded logic

Sarbishei, O ; Sharif University of Technology | 2010

860 Viewed
  1. Type of Document: Article
  2. DOI: 10.1109/TVLSI.2008.2009453
  3. Publisher: 2010
  4. Abstract:
  5. This paper presents several efficient architectures of dynamic/static edge-triggered flip-flops with a compact embedded logic. The proposed structure, which benefits from the overlap period, fixes most of the drawbacks of the dynamic logic family. The design issues of setting the appropriate overlap period for this architecture are explained. The proposed overlap-based approach is compared with several state-of-the-art dynamic/static logic styles in implementing a 4-bit shift register and an odd-even sort coprocessor using different CMOS technologies. The simulation results showed that the overlap-based logic cells become much more efficient when the complexity of their embedded logic function increases. Moreover, this approach improves static power consumption, which makes it even more efficient in below 0.18 μm CMOS technologies
  6. Keywords:
  7. Edge-triggered flip-flops ; Static/dynamic logic family ; Terms-Clock overlap ; Bit-shifts ; CMOS technology ; Co-processors ; Design issues ; Digital ICs ; Dynamic logic ; Efficient architecture ; Efficient implementation ; Logic cells ; Logic families ; Logic functions ; Logic style ; Simulation result ; Static power consumption ; Integrated circuits ; Logic circuits ; Logic devices ; Shift registers ; Flip flop circuits
  8. Source: IEEE Transactions on Very Large Scale Integration (VLSI) Systems ; Volume 18, Issue 2 , 2010 , Pages 222-231 ; 10638210 (ISSN)
  9. URL: http://ieeexplore.ieee.org/document/4811935/?reload=true