Loading...

Evaluation of hardware data prefetchers on server processors

Bakhshalipour, M ; Sharif University of Technology | 2019

475 Viewed
  1. Type of Document: Article
  2. DOI: 10.1145/3312740
  3. Publisher: Association for Computing Machinery , 2019
  4. Abstract:
  5. Data prefetching, i.e., the act of predicting an application's future memory accesses and fetching those that are not in the on-chip caches, is a well-known and widely used approach to hide the long latency of memory accesses. The fruitfulness of data prefetching is evident to both industry and academy: Nowadays, almost every high-performance processor incorporates a few data prefetchers for capturing various access patterns of applications; besides, there is a myriad of proposals for data prefetching in the research literature, where each proposal enhances the efficiency of prefetching in a specific way. In this survey, we evaluate the effectiveness of data prefetching in the context of server applications and shed light on its design trade-offs. To do so, we choose a target architecture based on a contemporary server processor and stack various state-of-the-art data prefetchers on top of it. We analyze the prefetchers in terms of their ability to predict memory accesses and enhance overall system performance, as well as their imposed overheads. Finally, by comparing the state-of-the-art prefetchers with impractical ideal prefetchers, we motivate further work on improving data prefetching techniques. © 2019 Association for Computing Machinery. All rights reserved
  6. Keywords:
  7. Data prefetching ; Server processors ; Spatio-temporal correlation ; Economic and social effects ; Data pre-fetching ; Data-prefetching techniques ; High performance processors ; Scale-out workloads ; Server applications ; Spatiotemporal correlation ; Target architectures ; Cache memory
  8. Source: ACM Computing Surveys ; Volume 52, Issue 3 , 2019 ; 03600300 (ISSN)
  9. URL: https://dl.acm.org/doi/10.1145/3312740