Loading...
Software implementation of MPEG2 decoder on an ASIP JPEG processor
Mohammadzadeh, N ; Sharif University of Technology | 2005
170
Viewed
- Type of Document: Article
- DOI: 10.1109/ICM.2005.1590091
- Publisher: 2005
- Abstract:
- In this paper, we present an MPEG-2 video decoder implemented in our ODYSSEY design methodology. We start with an ASIP tailored to the JPEG decompression algorithm. We extend that ASIP by required software routines such that the extended ASIP can now perform MPEG2 decoding while still benefiting from hardware units common between JPEG and MPEG2. This demonstrates the ability of our approach in extending an already manufactured ASIP, which was tailored to a given application, such that it implements new, yet related applications. The implementation platform is a VirtexII-Pro FPGA. The hardware part is implemented in VHDL, and the software runs on a PowerPC processor. Experimental results show that our ASIP structure is comparable to other hardware-software implementations while our approach enables quick and easy extension of an ASIP using our EDA tool-set. © 2005 IEEE
- Keywords:
- Algorithms ; Computer hardware ; Computer software ; Decoding ; Decompression algorithms ; IDCT ; MPEG2 decoder ; ODYSSEY ; Software implementation ; Program processors
- Source: 17th 2005 International Conference on Microelectronics, ICM 2005, Islamabad, 13 December 2005 through 15 December 2005 ; Volume 2005 , 2005 , Pages 310-317 ; 0780392620 (ISBN); 9780780392625 (ISBN)
- URL: https://ieeexplore.ieee.org/document/1590091