Loading...
Search for: shakiba--m
0.153 seconds

    3D-wave propagation in generalized thermoelastic functionally graded disks

    , Article Composite Structures ; Volume 206 , 2018 , Pages 941-951 ; 02638223 (ISSN) Entezari, A ; Filippi, M ; Carrera, E ; Kouchakzadeh, M. A ; Sharif University of Technology
    Elsevier Ltd  2018
    Abstract
    This paper explores the capabilities of refined finite elements for 3D analysing of thermoelastic waves propagation in disks made of functionally graded materials. Based on the Lord-Shulman generalized theory of thermoelasticity, the field equations are written according to the three-dimensional formalism of the Carrera Unified Formulation (CUF). The system of the coupled equations is solved in the Laplace domain and, then, converted in the time domain by using numerical inverse Laplace transform. For a functionally graded disk exposed to thermal shock load, the time histories of displacement, temperature and stress fields are reported for different gradation laws. Propagation and reflection... 

    5-6 GHz dual-vector phase shifter in 0.18 μm LID CMOS

    , Article 27th Iranian Conference on Electrical Engineering, ICEE 2019, 30 April 2019 through 2 May 2019 ; 2019 , Pages 82-86 ; 9781728115085 (ISBN) Choopani, A ; Fakharzadeh, M ; Safarian, A ; Sharif University of Technology
    Institute of Electrical and Electronics Engineers Inc  2019
    Abstract
    In this paper, a low power active phase shifter in 0.18 μm CMOS technology, operating from 5 to 6 GHz, for WLAN applications is presented. Design equations for this novel structure, which consists of two current steering stages, transconductance stage and DACs, are derived, thoroughly. This phase shifter has a range of 360° with 5.625° phase resolution. The power consumption is 35 mW. The RMS phase error is only 0.3°. The simulated power gain, input P1dB, and NF are 4 dB, -0.8 dBm and 6 dB, respectively  

    5G MmWave small cell networks: Architecture, self-organization, and management

    , Article IEEE Wireless Communications ; Volume 25, Issue 4 , 2018 , Pages 8-9 ; 15361284 (ISSN) Rong, B ; Dianati, M ; Zhou, L ; Karagiannidis, G. K ; Wang, C ; Sharif University of Technology
    Institute of Electrical and Electronics Engineers Inc  2018

    60 GHz Omni-directional segmented loop antenna

    , Article 2016 IEEE Antennas and Propagation Society International Symposium, APSURSI 2016, 26 June 2016 through 1 July 2016 ; 2016 , Pages 1653-1654 ; 9781509028863 (ISBN) Ghazizadeh, M. H ; Fakharzadeh, M ; Sharif University of Technology
    Institute of Electrical and Electronics Engineers Inc  2016
    Abstract
    The design, simulation and fabrication of a planar fragmented loop antenna with capacitive loads at 60 GHz frequency band is reported in this paper. The loop antenna has a nearly omni-directional radiation pattern required for many IEEE 802.11ad applications, a simulated bandwidth of 6 GHz, and a realized gain of 2 dBi. The measured input matching bandwidth without deembedding the connector effect is nearly 2 GHz. The HPBW in azimuth plane is 360°.s  

    739 observed NEAs and new 2-4 m survey statistics within the EURONEAR network

    , Article Planetary and Space Science ; Volume 85 , September , 2013 , Pages 299-311 ; 00320633 (ISSN) Vaduvescu, O ; Birlan, M ; Tudorica, A ; Popescu, M ; Colas, F ; Asher, D. J ; Sonka, A ; Suciu, O ; Lacatus, D ; Paraschiv, A ; Badescu, T ; Tercu, O ; Dumitriu, A ; Chirila, A ; Stecklum, B ; Licandro, J ; Nedelcu, A ; Turcu, E ; Vachier, F ; Beauvalet, L ; Taris, F ; Bouquillon, L ; Pozo Nunez, F ; Colque Saavedra, J. P ; Unda-Sanzana, E ; Karami, M ; Khosroshahi, H. G ; Toma, R ; Ledo, H ; Tyndall, A ; Patrick, L ; Föhring, D ; Muelheims, D ; Enzian, G ; Klaes, D ; Lenz, D ; Mahlberg, P ; Ordenes, Y ; Sendlinger, K ; Sharif University of Technology
    2013
    Abstract
    We report follow-up observations of 477 program Near-Earth Asteroids (NEAs) using nine telescopes of the EURONEAR network having apertures between 0.3 and 4.2 m. Adding these NEAs to our previous results we now count 739 program NEAs followed-up by the EURONEAR network since 2006. The targets were selected using EURONEAR planning tools focusing on high priority objects. Analyzing the resulting orbital improvements suggests astrometric follow-up is most important days to weeks after discovery, with recovery at a new opposition also valuable. Additionally we observed 40 survey fields spanning three nights covering 11 square degrees near opposition, using the Wide Field Camera on the 2.5 m... 

    9-Round attack on AES-256 by a 6-round property

    , Article Proceedings - 2010 18th Iranian Conference on Electrical Engineering, ICEE 2010, 11 May 2010 through 13 May 2010 ; 2010 , Pages 226-230 ; 9781424467600 (ISBN) Sharifi, A ; Soleimany, H ; Aref, M ; Sharif University of Technology
    2010
    Abstract
    In this paper, we propose a new 6-round Related-Key Impossible Differential property of AES-256 and two related-key impossible differential attacks on 7 and 9 round AES-256, based on the proposed property. The overall complexity of the proposed 7 round attack is decreased by the factor 217. This is for the first time that a Related-Key Impossible Differential attack on 9-round AES-256 is successful. Also this is the first related-key attack on 9-round AES-256 that needs only 2 keys. Although the data and time complexities of the attack are approximately code book and exhaustive search, but we think the proposed property will be useful in future research like boomerang and rectangle attacks  

    A 1-V 1-mW high-speed class AB operational amplifier for high-speed low power pipelined A/D converters using "slew boost" technique

    , Article Proceedings of the 2003 International Symposium on Low Power Electronics and Design, (ISLPED'03), Seoul, 25 August 2003 through 27 August 2003 ; 2003 , Pages 340-344 ; 15334678 (ISSN) Aslanzadeh, H. A ; Mehrmanesh, S ; Vahidfar, M. B ; Safarian, A. Q ; Lotfi, R ; Sharif University of Technology
    Association for Computing Machinery  2003
    Abstract
    An ultra-low-voltage low-power high-speed class-AB operational amplifier with a new structure is presented. A new technique called "Slew Boost" is introduced to improve amplifier's large-signal settling behavior, most useful in switched-capacitor circuits such as pipelined ADCs, sigma delta modulators, etc. The proposed op-amp has been designed to be employed in the first stage of a 10bit 150MSamples/sec pipelined analog-to-digital converter. Simulation results of the proposed fully-differential class-AB op-amp using 0.18um CMOS process models, confirm that it has an output swing of 1.5 Vp-p and consumes less than 1mW from a single supply of 1 volt  

    A 1-V 1-mW high-speed class AB operational amplifier for high-speed low power pipelined A/D converters using 'Slew boost' technique

    , Article 2003 International Symposium on Low Power Electronics and Design, ISLPED 2003, 25 August 2003 through 27 August 2003 ; Volume 2003-January , 2003 , Pages 340-344 ; 15334678 (ISSN); 158113682X (ISBN) Aslanzadeh, H. A ; Mehrmanesh, S ; Vahidfar, M. B ; Safarian, A. Q ; Lotfi, R ; Sharif University of Technology
    Institute of Electrical and Electronics Engineers Inc  2003
    Abstract
    An ultra-low-voltage low-power high-speed class-AB operational amplifier with a new structure is presented. A new technique called 'Slew Boost' is introduced to improve amplifier's large-signal settling behavior, most useful in switched-capacitor circuits such as pipelined ADCs, sigma delta modulators, etc. The proposed op-amp has been designed to be employed in the first stage of a 10 bit 150 MSamples/sec pipelined analog-to-digital converter. Simulation results of the proposed fully-differential class-AB op-amp, using 0.18 μm CMOS process models, confirm that it has an output swing of 1.5 Vp-p and consumes less than I mW from a single supply of I volt. © 2003 ACM  

    A 1-V 400MS/s 14bit self-calibrated CMOS DAC with enhanced dynamic linearity

    , Article 2004 IEEE International Symposium on Circuits and Systems - Proceedings, Vancouver, BC, 23 May 2004 through 26 May 2004 ; Volume 1 , 2004 , Pages I349-I352 ; 02714310 (ISSN) Saeedi, S ; Mehrmanesh, S ; Atarodi, M ; Aslanzadeh, H. A ; Sharif University of Technology
    2004
    Abstract
    A 1-V CMOS current steering digital to analog converter with enhanced static and dynamic linearity is presented. The 14-bit static linearity is achieved by a novel background analog self calibration technique which is suitable for low voltage applications and does not require error measurement and correction circuits. To improve dynamic linearity at high frequencies, a new low power track/attenuate output stage is used at the DAC output. Integral and differential nonlinearities of the proposed DAC corresponding, to 14-bit specification are less than 0.35LSB and 0.25LSB, respectively. The DAC is functional up to 400MS/S with SFDR better than 71dB in the Nyquist band. The circuit has been... 

    A 1-mW current reuse quadrature RF front-end for GPS L1 band in 0.18μm CMOS

    , Article 2012 19th IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2012, Seville, Seville, 9 December 2012 through 12 December 2012 ; 2012 , Pages 157-160 ; 9781467312615 (ISBN) Jalili, H ; Fotowat Ahmady, A ; Jenabi, M ; Sharif University of Technology
    2012
    Abstract
    A new low-power current reuse topology is proposed for the GPS receiver's RF front-end that combines the higher conversion gain and suppressed noise figure characteristics of cascade structures with the low power consumption of stacked architectures. The presented circuit, called 1.5-stage LMV cell, consists of LNA, Mixer and VCO (LMV) in such a formation that boosts LNA gain and suppresses mixer's noise figure by cascading the two stages while reusing their currents in the two stacked quadrature VCOs and placing the mixer's upper tree switches at the vicinity of on-off regions. The circuit is designed and its layout is generated in TSMC 0.18μm CMOS technology. Post-layout simulations using... 

    A 1-volt, high PSRR, CMOS bandgap voltage reference

    , Article Proceedings of the 2003 IEEE International Symposium on Circuits and Systems, Bangkok, 25 May 2003 through 28 May 2003 ; Volume 1 , 2003 , Pages I381-I384 ; 02714310 (ISSN) Mehrmanesh, S ; Vahidfar, M. B ; Aslanzadeh, H. A ; Atarodi, M ; Sharif University of Technology
    2003
    Abstract
    A low voltage bandgap reference (BGR) in CMOS technology, with high power supply rejection ratio (PSRR) is presented. The proposed circuit uses a regulated current mode structure and some feedback loops to reach a low voltage, low power and high PSRR voltage reference. The circuit was designed and simulated in 0.25um CMOS technology, with a power supply of 1 volt. The results show PSRR is below -70dB at 1MHz and the output voltage variation versus temperature (0-70) is less than 0.3%. This circuit shows robustness against process variation  

    A 1.5 v high-speed class AB operational amplifier for high-resolution high-speed pipelined A/D converters

    , Article Proceedings of the 2003 IEEE International Symposium on Circuits and Systems, Bangkok, 25 May 2003 through 28 May 2003 ; Volume 1 , 2003 , Pages I273-I276 ; 02714310 (ISSN) Mehrmanesh, S ; Aslanzadeh, H. A ; Vahidfar, M. B ; Atarodi, M ; Sharif University of Technology
    2003
    Abstract
    A low voltage high speed class AB op-amp with new structure is presented. The proposed op-amp has been designed to drive a large capacitive load as large as 10 pf dedicated for high-resolution high-speed pipelined analog to digital converters. Consuming comparatively low power about 6 mw, the proposed class AB op-amps has an output swing of 2.6 Vpp from a single supply of 1.5 volt. It has been observed that this op-amp can be suitable for a 1.5 volt 13-bit Pipelined A/D with sampling rate of 60 MS/S. This op-amp is to be fabricated in standard 0.18u CMOS technology  

    A 1.5-V supply, 10.7-MHz, bandpass gm-C filter in a 0.6μm standard CMOS technology

    , Article 14th International Conference on Microelectronics, ICM 2002, 11 December 2002 through 13 December 2002 ; Volume 2002-January , 2002 , Pages 46-49 ; 0780375734 (ISBN) Tajalli, A ; Atarodi, M ; Sharif University of Technology
    Institute of Electrical and Electronics Engineers Inc  2002
    Abstract
    A 1.5-V single supply, second order continuous-time bandpass filter, on a 0.6μm standard CMOS process is designed. The THD of the transconductor for a 0.7Vpp input, is -50dB at 10-MHz. In the proposed transconductor structure, the whole circuit, apart from a dc level-shifter based on a voltage doubler, is biased by a single 1.5-V supply. Due to this structure, a high current voltage doubler is not required and the whole filter draws less than 70μm current from this doubler making an on-chip voltage doubler feasible. Also, a new linear common-mode detector with high-frequency response is designed to stabilize the output common-mode voltage. © 2002 IEEE  

    A 1.5V 150MS/s current-mode sample-and-hold circuit

    , Article 2005 European Conference on Circuit Theory and Design, Cork, 28 August 2005 through 2 September 2005 ; Volume 2 , 2005 , Pages 91-94 ; 0780390660 (ISBN); 9780780390669 (ISBN) Sedighi, B ; Rajaee, O ; Jahanian, A ; Bakhtiar, M. S ; Sharif University of Technology
    2005
    Abstract
    A high-speed current-mode sample-and-hold circuit is presented. This circuit allows for high sampling speed together with high linearity and precision. The sample-and-hold circuit has been designed and simulated in standard 0.18μm CMOS technology with 1.5V supply voltage. It is capable of operation with sampling frequency of 150MHz (300MHz using double sampling technique) for 12-bit accuracy using 3.7mW power  

    A 1.5V 60MS/s sampled-data filter in 0.18μm CMOS

    , Article 2005 European Conference on Circuit Theory and Design, Cork, 28 August 2005 through 2 September 2005 ; Volume 2 , 2005 , Pages 95-98 ; 0780390660 (ISBN); 9780780390669 (ISBN) Sedighi, B ; Bakhtiar, M. S ; Sharif University of Technology
    2005
    Abstract
    A new family of sampled-data filters in which accuracy is a function of the ratio of the resistors is introduced. It is shown that this structure is suitable for low-voltage high-speed applications. A biquad filter with a quality factor of 10 and a clock frequency of 60MHz consuming only 2mW power is also presented  

    A 1.5V 8-bit low-power self-calibrating high-speed folding ADC

    , Article 2005 PhD Research in Microelectronics and Electronics Conference, Lausanne, 25 July 2005 through 28 July 2005 ; Volume I , 2005 , Pages 33-36 ; 0780393457 (ISBN); 9780780393455 (ISBN) Movahedian, H ; Bakhtiar, M. S ; Sharif University of Technology
    2005
    Abstract
    An 8-bit High-speed folding/interpolating ADC is presented. Designed in 0.18μm CMOS technology, the ADC dissipates only 50mW from a single 1.5V supply. A novel technique based on using both N and P folding cells is used to widen the input range and a self-calibration technique based on using Trimmable MOSFETs is employed to improve the static and dynamic performance  

    A 1.8-V high-speed 13-bit pipelined analog to digital converter for digital IF applications

    , Article Proceedings of the 2003 IEEE International Symposium on Circuits and Systems, Bangkok, 25 May 2003 through 28 May 2003 ; Volume 1 , 2003 , Pages I885-I888 ; 02714310 (ISSN) Aslanzadeh, H. A ; Mehrmanesh, S ; Vahidfar, M. B ; Atarodi, M ; Sharif University of Technology
    2003
    Abstract
    A 1.8-v 13-bit 25MS/S pipelined analog-to-digital (A/D) converter was designed and simulated using 0.18um CMOS technology. The proposed new high speed low power class AB opamp makes it possible to achieve requirements of 13-bit resolution and settling in 12ns within 0.01% accuracy. An optimum architecture for noise and power consideration is also selected to reduce power. Total Power dissipation is about 82 mw from a single 1.8 v supply, where INL and DNL are 0.7 LSB and 0.6 LSB respectively. SNDR of 75.5 dB is achieved  

    A 1.8V high dynamic range CMOS Gm-c filter for portable video systems

    , Article 14th International Conference on Microelectronics, ICM 2002, 11 December 2002 through 13 December 2002 ; Volume 2002-January , 2002 , Pages 38-41 ; 0780375734 (ISBN) Mehrmanesh, S ; Aslanzadeh, H. A ; Vahidfar, M. B ; Atarodi, M ; Sharif University of Technology
    Institute of Electrical and Electronics Engineers Inc  2002
    Abstract
    A 4th order, 5 MHz, lowpass Butterworth Gm-c filter has been combined with a low noise low-voltage amplifier to form a lowpass filter for video applications. In this filter an improved transconductor and a powerful method is used to adjust the transconductance gain for tuning application. A continuous variable gain current-to-current converter is used to tune the transconductor value. The THD of the filter is -77 dB for 1 Vppd input signal. Input referred noise is 40 nV/√Hz in the worst case. All the circuits are designed based on a 0.25 μm CMOS process technology with a single 1.8 V supply. © 2002 IEEE  

    A 1/4 rate linear phase detector for PLL-based CDR circuits

    , Article ISCAS 2006: 2006 IEEE International Symposium on Circuits and Systems, Kos, 21 May 2006 through 24 May 2006 ; 2006 , Pages 3281-3284 ; 02714310 (ISSN); 0780393902 (ISBN); 9780780393905 (ISBN) Saffari, M ; Atarodi, M ; Tajalli, A ; Sharif University of Technology
    2006
    Abstract
    In this paper, a new 1/4 rate clock linear phase detector (PD) structure for PLL-based clock and data recovery (CDR) circuits will be suggested. The proposed topology offers a more suitable PD for high speed applications compared to the conventional topologies. The effect of duty cycle variation on the operation of CDR has been also studied. Designed in a 0.18μm CMOS technology, the proposed PD consumes 16mA from a 1.8V voltage supply. © 2006 IEEE  

    A 10-W X-Band Class-F High-Power Amplifier in a 0.25-μm GaAs pHEMT Technology

    , Article IEEE Transactions on Microwave Theory and Techniques ; 2020 Alizadeh, A ; Yaghoobi, M ; Meghdadi, M ; Medi, A ; Kiaei, S ; Sharif University of Technology
    Institute of Electrical and Electronics Engineers Inc  2020
    Abstract
    In this article, a design methodology is presented to realize integrated class-F high-power amplifiers (HPAs). A harmonic-control network (HCN) is proposed to present short- and open-circuit impedances to each transistor employed in the output stage of the HPA at 2f_0 and 3f_0 frequencies. The HCN absorbs the parasitic capacitance of the transistor and lends itself to be absorbed in the matching and power combiner networks, reducing the die area of the HPA. A proof-of-concept 9.7-10.3-GHz class-F HPA was designed and implemented in a 0.25-μm GaAs pHEMT technology with VDD of 6 V. The designed HPA consists of two amplifying stages, and its output stage includes 16 transistors in parallel to...