Loading...
Improving network's performability using parallel processing
Shaad Zolpirani, M ; Sharif University of Technology | 2007
221
Viewed
- Type of Document: Article
- DOI: 10.1109/ICN.2007.48
- Publisher: IEEE Computer Society , 2007
- Abstract:
- By occurring failures in computer networks, routing protocols are triggered to update routing and forwarding tables. Because of invalid tables during update-time, transient loop may occur and packet-drop rate and end-to-end delay increase which means that the quality of service decreases. This paper proposes a parallel architecture for a router to recalculate and update routing table. Simulation results show that with dual-processor architecture, this update time could be up to 40% improved, depending on the network topology and the size of tables. This paper also studies the effect of this speed-up on networks' performability, i.e. the ability to deliver services at predefined level. A sample network is studied and the simulation results show that faster updates of routing table, improves network's performability in the presence of failures. Since it may not worth or even be practical to improve all routers in the network, this paper suggests finding bottleneck routers and accelerating them in order to improve the performability of the networks. The simulation results show that by speeding-up the bottleneck routers of the network, instead of all routers, the performability still could be improved. © 2007 IEEE
- Keywords:
- Computer networks ; Computer simulation ; Program processors ; Quality of service ; Routing protocols ; Performability ; SPF calculation ; Transient loop ; Parallel processing systems
- Source: 6th International Conference on Networking, ICN'07, Sainte-Luce, Martinique, 22 April 2007 through 28 April 2007 ; 2007 , Pages 40-45 ; 0769528058 (ISBN); 9780769528052 (ISBN)
- URL: https://ieeexplore.ieee.org/document/4196233