Loading...

Speedup analysis in simulation-emulation co-operation

Miremadi, S. G ; Sharif University of Technology | 2002

146 Viewed
  1. Type of Document: Article
  2. DOI: 10.1109/FPT.2002.1188719
  3. Publisher: Institute of Electrical and Electronics Engineers Inc , 2002
  4. Abstract:
  5. This paper presents an analytical approach to estimate the speedup in a simulation-emulation cooperation environment. The speedup of this approach as compared with the speedup of a pure simulation is analyzed. Also, an analysis of the speedup is given when different types of application instructions are utilized. The analysis is based on using both Verilog and VHDL. The results show that when only the simulation part of the simulation-emulation co-operation is used, the speedup is higher, than when the pure simulation is used. The total speedup is also depended on the type of application instructions and the communication cycle time between the simulator and the emulator. © 2002 IEEE
  6. Keywords:
  7. Design Verification ; Emulation ; Simulation ; Simulation-Emulation Co-Operation ; Speedup Analysis
  8. Source: 1st IEEE International Conference on FieId-Programmable Technology, FPT 2002, 16 December 2002 through 18 December 2002 ; 2002 , Pages 394-398 ; 0780375742 (ISBN); 9780780375741 (ISBN)
  9. URL: https://ieeexplore.ieee.org/document/1188719