Loading...

A novel structure of dithered nested digital delta sigma modulator with low-complexity low-spur for fractional frequency synthesizers

Sadat Noori , S. A ; Sharif University of Technology

450 Viewed
  1. Type of Document: Article
  2. DOI: 10.1108/COMPEL-05-2015-0181
  3. Publisher: Emerald Group Publishing Ltd
  4. Abstract:
  5. Purpose - Digital Delta Sigma Modulator (DDSM) is used widely in electronic circuits including Radars, class-D power amplifiers and fractional frequency synthesizers. The purpose of this paper is to propose an implementation for MASH DDSMs named as Multi Modulus Reduced Complexity (MMRC) architecture. Design/methodology/approach - This architecture will use a very simple pseudorandom Linear Feedback Shift Register (LFSR) dither signal with period N-d to randomize the digital MMRC modulator used for fractional frequency synthesizers. Using error masking methodology, the MMRC modulator can decrease the hardware consumption and increase accuracy of the fractional frequency synthesizer. Rules for selecting the appropriate word lengths of the constituent MMRC modulator are derived. Findings - This paper contains three modulators. The first stage modulator is a variablemodulus First Order Error Feedback Modulator and has a programmable modulus M1 that is not a power of two. The second and third stage modulators are the first order pseudorandom LFSR dithered MASH 1-1 and modified MASH 1-1-1, which have conventional modulo M2, M3, respectively. With optimum selection modulus M1, the new structure can synthesize the desired frequency exactly. Simulation results confirm the theoretical predictions. Also the results of circuit implementation proposed method reports 13 per cent reduction in hardware. Originality/value - This paper for the first time proposes a nested sigma delta modulator with a pseudorandom shaped dither signal which reduced hardware complexity and increased the period of output signal. This modulator is exploited in the fractional frequency synthesizer to the output frequency can be set more accurately
  6. Keywords:
  7. DDSM modulators ; Error masking ; Hardware reduction ; LFSR dither ; Multi modulus ; Spurious tone ; Delta modulation ; Delta sigma modulation ; Errors ; Frequency synthesizers ; Hardware ; Power amplifiers ; Shift registers ; Error masking ; Hardware reduction ; LFSR dither ; Multi-moduli ; Spurious tones ; Modulators
  8. Source: COMPEL - The International Journal for Computation and Mathematics in Electrical and Electronic Engineering ; Volume 35, Issue 1 , 2016 , Pages 157-171 ; 03321649 (ISSN)
  9. URL: http://www.emeraldinsight.com/doi/abs/10.1108/COMPEL-05-2015-0181