Loading...

MANA: Microarchitecting a temporal instruction prefetcher

Ansari, A ; Sharif University of Technology | 2023

0 Viewed
  1. Type of Document: Article
  2. DOI: 10.1109/TC.2022.3176825
  3. Publisher: IEEE Computer Society , 2023
  4. Abstract:
  5. L1 instruction (L1-I) cache misses are a source of performance bottleneck. While many instruction prefetchers have been proposed over the years, most of them leave a considerable potential uncovered. In 2011, Proactive Instruction Fetch (PIF) showed that a hardware prefetcher could effectively eliminate all instruction-cache misses. However, its enormous storage cost makes it an impractical solution. Consequently, reducing the storage cost was the main research focus in instruction prefetching in the past decade. Several instruction prefetchers, including RDIP and Shotgun, were proposed to offer PIF-level performance with significantly lower storage overhead. However, our findings show that there is a considerable performance gap between these proposals and PIF. While these proposals use different mechanisms for instruction prefetching, the performance gap is mainly not because of the mechanism, and instead, is due to not having sufficient storage. In this paper, we make the case that the key to designing a powerful and cost-effective instruction prefetcher is choosing a metadata record and microarchitecting the prefetcher to minimize the storage. We propose MANA, which offers PIF-level performance with 15.7× lower storage cost. MANA outperforms RDIP and Shotgun by 12.5 and 29%, respectively. We also evaluate a version of MANA with no storage overhead and show that it offers 98% of the peak performance benefits. © 1968-2012 IEEE
  6. Keywords:
  7. Frontend bottleneck ; Instruction cache ; Instruction prefetching ; Processors
  8. Source: IEEE Transactions on Computers ; Volume 72, Issue 3 , 2023 , Pages 732-743 ; 00189340 (ISSN)
  9. URL: https://ieeexplore.ieee.org/document/9779921