Loading...

A reconfigurable network-on-chip architecture for heterogeneous CMPs in the dark-silicon era

Modarressi, M ; Sharif University of Technology

651 Viewed
  1. Type of Document: Article
  2. DOI: 10.1109/ASAP.2014.6868637
  3. Abstract:
  4. Core specialization is a promising solution to the dark silicon challenge. This approach trades off the cheaper silicon area with energy-efficiency by integrating a selection of many diverse application-specific cores into a single billion-transistor multicore chip. Each application then activates the subset of cores that best matches its processing requirements. These cores act as a customized application-specific CMP for the application. Such an arrangement of cores requires some special on-chip inter-core communication treatment to efficiently connect active cores. In this paper, we propose a reconfigurable network-on-chip that leverages the routers of the dark portion of the chip to customize the topology for the powered cores at any time. To this end, routers of the dark parts of the chip are used as bypass switches that can directly connect distant active nodes in the network. Our experimental results show considerable reduction in energy consumption and latency of on-chip communication
  5. Keywords:
  6. Dark silicon ; NoC ; Computer architecture ; Network architecture ; Routers ; Silicon ; VLSI circuits ; Heterogeneous cmps ; Inter-core communications ; Network-on-chip architectures ; On chip communication ; Reconfiguration ; Reduction in energy consumption ; Network-on-chip
  7. Source: Proceedings of the International Conference on Application-Specific Systems, Architectures and Processors ; 18-20 June , 2014 , pp. 76-77 ; ISSN: 10636862 ; ISBN: 9781479936090
  8. URL: http://ieeexplore.ieee.org/document/6868637