Loading...
Search for: digital-to-analog
0.013 seconds
Total 30 records

    Efficient Circuit and Systematic Design of Successive Approximation Register Analog to Digital Converters

    , Ph.D. Dissertation Sharif University of Technology Khorami, Ata (Author) ; Sharifkhani, Mohammad (Supervisor)
    Abstract
    Successive Approximation Register (SAR) Analog to Digital Converter (ADC) converts an analog signal to a digital code based on binary search. In contrast to other converters, such as Pipeline and Flash ADCs, most of the SAR ADC components are digital, hence, SAR ADC is technology scalable. Therefore, designed using smaller tehcnologies, SAR ADCs are able to operate at a higher frequency with a lower power consumption and area. The main focus of this thesis is to reduce power consumption, although the proposed techniques and circuits are able to improve other features such as precision, area, or speed.Considering Digital to Analog Converter (DAC), a low-power structure and a novel method to... 

    Design and Simulation of Integrated Bio-Impedance Driver and Sensor Circuits

    , M.Sc. Thesis Sharif University of Technology Ghouchani, Arman (Author) ; Sharifkhani, Mohammad (Supervisor)
    Abstract
    Cardiovascular diseases stand as leading contributors to human mortality and disability, with heart muscle diseases, particularly acute and chronic failures, prevalent among them. While various diagnostic methods exist, an accurate, non-invasive, portable, easily accessible, and minimally disruptive approach for monitoring, requiring no frequent clinic visits, takes precedence. Early diagnosis and continuous fluid status monitoring through bioimpedance measurements of chest size are crucial in mitigating the mortality associated with these diseases. Utilizing bioimpedance as a non-invasive signal, this system facilitates ongoing vital parameter monitoring, treatment strategy optimization,... 

    Sending a laplacian source using hybrid digital-analog codes

    , Article IEEE Transactions on Communications ; Vol. 62, issue. 7 , 2014 , p. 2544-2557 Abbasi, F ; Aghagolzadeh, A ; Behroozi, H ; Sharif University of Technology
    Abstract
    In this paper, we study transmission of a memoryless Laplacian source over three types of channels: additive white Laplacian noise (AWLN), additive white Gaussian noise (AWGN), and slow flat-fading Rayleigh channels under both bandwidth compression and bandwidth expansion. For this purpose, we analyze two well-known hybrid digital-analog (HDA) joint source-channel coding schemes for bandwidth compression and one for bandwidth expansion. Then we obtain achievable (absolute-error) distortion regions of the HDA schemes for the matched signal-to-noise ratio (SNR) case as well as the mismatched SNR scenario. Using numerical examples, it is shown that these schemes can achieve a distortion very... 

    Multi-level asynchronous delta-sigma modulation based ADC

    , Article ICIAS 2012 - 2012 4th International Conference on Intelligent and Advanced Systems: A Conference of World Engineering, Science and Technology Congress (ESTCON) - Conference Proceedings, 12 June 2012 through 14 June 2012 ; Volume 2 , June , 2012 , Pages 725-728 ; 9781457719677 (ISBN) Khoddam, M ; Aghdam, E. N ; Najafi, V ; Sharif University of Technology
    2012
    Abstract
    A Multi-level asynchronous delta sigma modulator consist of several Schmitt-triggers and a novel time-to-digital converter is presented as a core of a delta sigma modulation based analog to digital converter (ADC). The modulator firstly modulates the amplitude of its analog input signal to a multilevel asynchronous duty-cycle modulated signal. Then a time to digital converter (TDC) must be applied to generate digital representation of the received signal from the multi-level asynchronous duty-cycle modulated signal. A multi-level structure has been developed in this work while the prior works often used a single Schmitt. One of the most important limitations in conventional asynchronous... 

    Optimal HDA schemes for transmission of a Gaussian source over a Gaussian channel with bandwidth compression in the presence of an interference

    , Article IEEE Transactions on Signal Processing ; Volume 60, Issue 4 , January , 2012 , Pages 2081-2085 ; 1053587X (ISSN) Varasteh, M ; Behroozi, H ; Sharif University of Technology
    2012
    Abstract
    We consider transmission of a Gaussian source over a Gaussian channel under bandwidth compression in the presence of an interference known only to the transmitter. We study hybrid digital-analog (HDA) joint source-channel coding schemes and propose two novel layered coding schemes that achieve the optimal mean-squared error (MSE) distortion. This can be viewed as the extension of results by Wilson ["Joint Source Channel Coding With Side Information Using Hybrid Digital Analog Codes," IEEE Trans. Inf. Theory, vol. 56, no. 10, pp. 4922-2940, Oct. 2010], originally proposed for sending a Gaussian source over a Gaussian channel in two cases: 1) Matched bandwidth with known interference only at... 

    Optimal HDA codes for sending a Gaussian source over a Gaussian channel with bandwidth compression in the presence of an interference

    , Article 2011 IEEE Information Theory Workshop, ITW 2011 ; 2011 , Pages 325-329 ; 9781457704376 (ISBN) Varasteh, M ; Behroozi, H ; Sharif University of Technology
    2011
    Abstract
    In this paper, we consider transmission of a Gaussian source over a Gaussian channel under bandwidth compression in the presence of interference known only to the transmitter. We study hybrid digital-analog (HDA) joint source-channel coding schemes and propose two novel coding schemes that achieve the optimal mean-squared error (MSE) distortion. This can be viewed as the extension of results by Wilson et al. [1], originally proposed for sending a Gaussian source over a Gaussian channel in two cases: 1) Matched bandwidth with known interference only at the transmitter, 2) bandwidth compression where there is no interference in the channel. The proposed HDA codes can cancel the interference of... 

    On the performance of hybrid digital-analog coding for broadcasting correlated gaussian sources

    , Article IEEE Transactions on Communications ; Volume 59, Issue 12 , 2011 , Pages 3335-3342 ; 00906778 (ISSN) Behroozi, H ; Alajaji, F ; Linder, T ; Sharif University of Technology
    Abstract
    We consider the problem of sending a bivariate Gaussian source S=(S 1,S 2) across a power-limited two-user Gaussian broadcast channel. User i (i=1,2) observes the transmitted signal corrupted by Gaussian noise with power σ i 2 and desires to estimate S i. We study hybrid digital-analog (HDA) joint source-channel coding schemes and analyze the region of (squared-error) distortion pairs that are simultaneously achievable. Two cases are considered: 1) broadcasting with bandwidth compression, and 2) broadcasting with bandwidth expansion. We modify and adapt HDA schemes of Wilson et al. and Prabhakaran et al. , originally proposed for broadcasting a single common Gaussian source, in order to... 

    Elimination of the effect of bottom-plate capacitors in C-2C DAC using a layout technique

    , Article Microelectronics Journal ; Volume 46, Issue 12 , 2015 , Pages 1275-1282 ; 00262692 (ISSN) Khorami, A ; Sharifkhani, M ; Sharif University of Technology
    Abstract
    An efficient layout technique is proposed to eliminate the effect of the bottom-plate capacitors in a C-2C Digital to Analog Converter (DAC). Using this technique, the bottom-plate capacitors of 2C capacitors in the C-2C structure are placed in parallel with 1C capacitors. Then, the effect of the bottom plate capacitors is nulled by modifying the size of the main 1C capacitors. Hence, avoiding the complexity of calibration, this technique can preclude the effect of the bottom-plate to ground capacitance. Statistical simulations prove that the proposed technique is robust to non-ideal effects such as mismatch or parasitic capacitors. A 10-bit C-2C DAC is modeled in COMSOL Multiphysics using... 

    A four bit low power 165MS/s flash-SAR ADC for sigma-delta ADC application

    , Article IEEE International Conference on Electronics, Circuits, and Systems, 6 December 2015 through 9 December 2015 ; Volume 2016-March , 2016 , Pages 153-156 ; 9781509002467 (ISBN) Molaei, H ; Khorami, A ; Eslampanah Sendi, M. S ; Hajsadeghi, K ; Sharif University of Technology
    Institute of Electrical and Electronics Engineers Inc 
    Abstract
    A low power four bit mixed Successive Approximation Register (SAR)-Flash Analog to Digital Converter (ADC) for Sigma-Delta ADC applications is presented. The ADC uses three comparators in order to reduce the latency of typical SAR ADCs. Three comparators are used for conversion of 2 bits per one clock cycle. One of the Digital to Analog Converters (DACs) is replaced by three resistors which can save power and area. The ADC is simulated by Cadence Spectre using TSMC 0.18um COMS technology. The power consumption at 165MS/s and 1.8V supply voltage is 1.8mW. The SNDR and SFDR for 10MHz input are 19.8dB and 28.4dB, respectively  

    An ultra low-power DAC with fixed output common mode voltage

    , Article AEU - International Journal of Electronics and Communications ; Volume 96 , 2018 , Pages 279-293 ; 14348411 (ISSN) Khorami, A ; Saeidi, R ; Sharifkhani, M ; Sharif University of Technology
    Elsevier GmbH  2018
    Abstract
    A novel structure of Capacitive Digital to Analog Converters (CDAC) for Successive Approximation Register Analog to Digital Converters (SAR ADC) is presented. In this CDAC, a number of pre-charged capacitors are placed in different series configurations to produce a desired voltage level. Therefore, given an input code, a series configuration of the capacitors is created to produce a voltage. Current is drawn from the supply voltage only in one step of the ADC conversion to reduce the power consumption. Therefore, the proposed CDAC consumes a fixed and small amount of power regardless of the input code. The output common mode voltage (Vcm) of the DAC remains fixed for all the digital codes....