Loading...

A body biasing method for charge recovery circuits: Improving the energy efficiency and DPA-immunity

Khatir, M ; Sharif University of Technology | 2010

1067 Viewed
  1. Type of Document: Article
  2. DOI: 10.1109/ISVLSI.2010.77
  3. Publisher: 2010
  4. Abstract:
  5. Charge recovery is a promising concept to design (cryptographic) VLSI circuits with low energy dissipation. However, unsatisfactory designs of proposed logic cells degrade its theoretical efficiency significantly both in its energy consumption and the resistance against differential power analysis attacks (DPA-attacks). Short circuit dissipation and non-adiabatic discharging of capacitance loads are the two major sources of this degradation which are addressed in this paper. In order to reduce these dissipation significantly, we manipulate threshold voltage of circuits transistors by body biasing. To evaluate the efficiency of our method we select a common charge recovery logic called 2N2N2P and examine it on 8-bit Brent-Kung adder as well as 4-blt, 8-bit and 16-bit 2N-2N2P carry look-ahead adders. Experimental results show at least 50% reduction in the energy consumption as compared to traditional 2N-2N2P. Moreover, using our technique reduces the dynamic power variation by a factor of 7.8 on the 2N2N2P inverter and therefore improves DPA-resistance of charge recovery circuits significantly
  6. Keywords:
  7. Body biasing ; Brent-kung adders ; Capacitance load ; Carry look-ahead adder ; Charge recovery ; Charge recovery logic ; Differential power analysis attack ; Dynamic Power ; Energy consumption ; Logic cells ; Non-adiabatic ; Short circuit ; Adders ; Carry logic ; Energy dissipation ; Energy efficiency ; Energy utilization ; Logic devices ; Recovery ; VLSI circuits
  8. Source: Proceedings - IEEE Annual Symposium on VLSI, ISVLSI 2010, 5 July 2010 through 7 July 2010 ; July , 2010 , Pages 195-200 ; 9780769540764 (ISBN)
  9. URL: http://ieeexplore.ieee.org/document/5572770